Please use this identifier to cite or link to this item: https://hdl.handle.net/2445/220549
Title: The analog front end for FastRICH: an ASIC for the LHCb RICH detector upgrade
Author: Manera Escalero, Rafel
Ballabriga, R.
Mauricio, J.
Kaplon, J.
Paterno, A.
Bandi, F.
Gómez, Sergio
Pulli, A.
Portero, S.
Silva, J.
Keizer, F.
d'Ambrosio, C.
Campbell, Michael
Gascón Fora, David
Keywords: Detectors
Circuits electrònics
Radiació
Detectors
Electronic circuits
Radiation
Issue Date: 2024
Publisher: Institute of Physics (IOP)
Abstract: This work presents the analog circuitry of the FastRICH ASIC, a 16-channel ASIC, developed in a 65 nm CMOS technology specifically designed for the RICH detector at LHCb to readout detectors like Photomultiplier Tubes to be used at the LHC Run 4 and Silicon Photomultipliers candidates for Run 5. The front-end (FE) stage has an input impedance below 50 Ω and an input dynamic range from 5 μA to 5 mA with a power consumption of ∼5 mW/channel. The chip includes a Leading Edge Comparator (LED) and a Constant Fraction Discriminator (CFD) for time pick-off and a Time-to-Digital Converter (TDC) for digitization. 
Note: Reproducció del document publicat a: https://doi.org/10.1088/1748-0221/19/04/C04030
It is part of: Journal of Instrumentation, 2024, vol. 19, num.C04030
URI: https://hdl.handle.net/2445/220549
Related resource: https://doi.org/10.1088/1748-0221/19/04/C04030
ISSN: 1748-0221
Appears in Collections:Articles publicats en revistes (Física Quàntica i Astrofísica)
Articles publicats en revistes (Institut de Ciències del Cosmos (ICCUB))

Files in This Item:
File Description SizeFormat 
892061.pdf1.07 MBAdobe PDFView/Open


This item is licensed under a Creative Commons License Creative Commons