Carregant...
Miniatura

Tipus de document

Article

Versió

Versió publicada

Data de publicació

Llicència de publicació

cc-by (c)  Manera, R. et al., 2024
Si us plau utilitzeu sempre aquest identificador per citar o enllaçar aquest document: https://hdl.handle.net/2445/220460

Optimizing time resolution and power consumption in a current-mode circuit for SiPMs

Títol de la revista

Director/Tutor

ISSN de la revista

Títol del volum

Resum

Several applications that employ SiPMs require high time precision readout electronics. This work presents a study for the optimization of timing resolution of readout electronics for SiPMs focused on the effect of sensor area, transistor scaling and power consumption on electronic jitter. The design of the most critical stages are presented, specially the front-end input stage in current-mode. The performance of three different technologies (180, 130 and 65 nm) are studied. 65 nm is the best option to obtain good timing resolution with less power consumption. Dividing the sensor into smaller segments improves the Single Photon Electronics Jitter (SPEJ), but does not translate into a better Coincidence Time Resolution (CTR) when keeping the power per unit area constant, performing analog summation or employing an averaging algorithm of the time stamps for small LSO:Ce:%0.2Ca scintillator crystal.

Citació

Citació

MANERA ESCALERO, Rafel, GÓMEZ, Sergio, MARISCAL-CASTILLA, Antonio, MAURICIO FERRÉ, Joan, BALLABRIGA, Rafel, GASCÓN FORA, David. Optimizing time resolution and power consumption in a current-mode circuit for SiPMs. _Journal of Instrumentation_. 2024. Vol. 19, núm. T04009. [consulta: 15 de gener de 2026]. ISSN: 1748-0221. [Disponible a: https://hdl.handle.net/2445/220460]

Exportar metadades

JSON - METS

Compartir registre