Avui, dijous 7 de maig, el Dipòsit Digital no estarà operatiu per tasques d'actualització. Disculpeu les molèsties.
Hoy, jueves 7 de mayo, el Dipòsit Digital no estará operativo debido a tareas de actualización. Disculpen las molestias.
Today, Thursday, May 7th, the Digital Repository will be unavailable due to a system update.

The RISC-V FPGA (RVfpga) Teaching Package

dc.contributor.authorGrinshpun, Alexander
dc.contributor.authorGabbay, Freddy
dc.contributor.authorSeed, Luke
dc.contributor.authorDuarte, Rui
dc.contributor.authorLópez, Manuel
dc.contributor.authorAlonso Casanovas, Oscar
dc.contributor.authorOwen, Robert
dc.contributor.authorChaver, Daniel
dc.contributor.authorHarris, Sarah
dc.contributor.authorPinuel, Luis
dc.contributor.authorKindgren, Olof
dc.contributor.authorKakakhel, Zubair
dc.contributor.authorOwen, Chris
dc.contributor.authorKravitz, Roy
dc.contributor.authorGómez-Pérez, José I.
dc.contributor.authorCastro, Fernando
dc.contributor.authorOlcoz, Katzalin
dc.contributor.authorVillalba-Moreno, Julio
dc.date.accessioned2026-03-18T11:50:45Z
dc.date.available2026-03-18T11:50:45Z
dc.date.issued2026-01-28
dc.date.updated2026-03-18T11:50:45Z
dc.description.abstractRISC-V is a free and open-standard ISA based on RISC principles, allowing anyone to design, manufacture, and sell RISC-V chips and software. Its flexibility and growing ecosystem have made it popular in research, education, and industry, increasing the need for educational materials. This paper provides an in-depth description of the RVfpga course, which offers a solid introduction to computer architecture using the RISC-V instruction set and FPGA technology. It focuses on providing hands-on experience with real-world RISC-V cores, the VeeR EH1 and EL2 cores, developed by Western Digital and hosted by ChipsAlliance. The course targets students and educators in computing-related fields, enabling them to integrate practical RISC-V knowledge into their curricula. The course materials, which include detailed labs, setup guides, and the full SoC source code in System Verilog, are available for free. Students learn to compile, debug, and run C and assembly programs, to interact with built-in peripherals, to extend the SoC, and to explore microarchitectural features.
dc.format.extent21 p.
dc.format.mimetypeapplication/pdf
dc.identifier.idgrec767019
dc.identifier.issn2169-3536
dc.identifier.urihttps://hdl.handle.net/2445/228262
dc.language.isoeng
dc.publisherInstitute of Electrical and Electronics Engineers (IEEE)
dc.relation.isformatofReproducció del document publicat a: https://doi.org/10.1109/ACCESS.2026.3658743
dc.relation.ispartofIEEE Access, 2026, vol. 14, p. 18455-18475
dc.relation.urihttps://doi.org/10.1109/ACCESS.2026.3658743
dc.rightscc-by-nc-nd (c) Chaver, D. et al., 2026
dc.rights.accessRightsinfo:eu-repo/semantics/openAccess
dc.rights.urihttp://creativecommons.org/licenses/by-nc-nd/4.0/
dc.sourceArticles publicats en revistes (Enginyeria Electrònica i Biomèdica)
dc.subject.classificationEducació
dc.subject.classificationArquitectura d'ordinadors
dc.subject.otherEducation
dc.subject.otherComputer architecture
dc.titleThe RISC-V FPGA (RVfpga) Teaching Package
dc.typeinfo:eu-repo/semantics/article
dc.typeinfo:eu-repo/semantics/publishedVersion

Fitxers

Paquet original

Mostrant 1 - 1 de 1
Carregant...
Miniatura
Nom:
923029.pdf
Mida:
2.67 MB
Format:
Adobe Portable Document Format